# MESC TECHNICAL NEWS No. M7700-63-9912

## Corrections and Supplementary Explanation for "7702/7703 Group User's Manual" (REV. B)

This news includes a few corrections and supplementary explanation for "7702/7703 Group" User's Manual".

And also, this news includes the information previously announced by the MESC TECH-NICAL NEWS (No. M7700-34-9803, Corrections and Supplementary Explanation for "7702/ 7703 Group User's Manual" REV. A). ★ represents the new information.

The information about the product expansion, electrical characteristics, and development support tools will not be announced by the MESC TECHNICAL NEWS, even if the above information is updated.

So, for the product expansion, electrical characteristics, and development support tools, please refer to the latest version of the following documents in our web site:

- Product Expansion Mitsubishi Microcomputers General Catalog\*
- Electrical Characteristics Datasheets
- Development Support Tools

Datasheets

Microcomputers Development Support Tools Catalog\* Microcomputers Development Support Tools Accessory Guide

#### Please Visit Our Web Site.

- Mitsubishi MCU Technical Information (http://www.infomicom.mesc.co.jp/indexe.htm)
- Mitsubishi Microcomputer Development Support Tools (http://www.tool-spt.mesc.co.jp/index e.htm)
- \* The printed version is also released.

Note: For products not included in the above web site, refer to "1996 MITSUBISHI SEMI-CONDUCTORS DATA BOOK (SINGLE-CHIP 16-BIT MICROCOMPUTERS) Vol. 1 to 2."

## Corrections and Supplementary Explanation for "7702/7703 Group User's Manual" (REV. B) No. 1

| [ | Page                                | Error                                                                                                                                                                                                                                            | Correction                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| , | P2-8<br>(2) Bit 1:<br>Zero flag (Z) | <b>Note</b> : this flag is invalid in the decimal mode addition (the <b>ADC</b> instruction).                                                                                                                                                    | Note: this flag is invalid in the decimal mode addition (the ADC instruction) and subtraction (the SBC instruction).                                                                                                                                                                                                                                                                                                       |
| * | P5-44<br>Note 2                     | ••• the TAjout pin outputs "L" level of the PWM pulse which has the same width as set "H" level of the PWM pulse after a trigger generated.                                                                                                      | ••• the TAjout pin outputs "L" level for a period of (1/fi) X (m + 1) X (n + 1) after a trigger generated. •••                                                                                                                                                                                                                                                                                                             |
| * | P5-46<br>Fig. 5.6.6                 | © 8-bit prescaller's underflow signal                                                                                                                                                                                                            | TAin pin's "H" input signal "L"                                                                                                                                                                                                                                                                                                                                                                                            |
|   |                                     | PWM pulse output "H" from ΤΑίουτ pin "L"  Timer Ai interrupt "1" request bit "0"                                                                                                                                                                 | PWM pulse output "H" from TAiout pin "L"  Timer Ai interrupt "1" request bit "0"                                                                                                                                                                                                                                                                                                                                           |
|   | P7-30<br>Fig. 7.3.9                 | CLK <sub>i</sub>                                                                                                                                                                                                                                 | CLK <sub>i</sub> CLK <sub>i</sub>                                                                                                                                                                                                                                                                                                                                                                                          |
|   | P7-49<br>Line 2                     | and reception starts at detecting ST.                                                                                                                                                                                                            | and the transfer clock is generated at detecting ST, and then reception starts.                                                                                                                                                                                                                                                                                                                                            |
|   | P7-50<br>Fig. 7.4.11                | Transfer clock Reception started at falling of start bit                                                                                                                                                                                         | Transfer clock  The transfer clock is generated at falling of start bit, and reception starts.                                                                                                                                                                                                                                                                                                                             |
| * | P9-8<br>Line 6                      | When the <b>STP</b> instruction (refer to " <b>Chapter 10</b> . <b>STOP MODE</b> ") is executed, Watchdog timer stops.     When Watchdog timer is used to detect the program runaway, select " <b>STP</b> instruction disable" with mask option. | 2. When the STP instruction (refer to "CHAPTER 10. STOP MODE") is executed, Watchdog timer stops.  Unexpected execution of the STP instruction code (DB16) owing to a program runaway causes Watchdog timer to stop. Therefore, when Watchdog timer is used to detect the program runaway, we recommend the user to select "STP instruction disabled" with "STP instruction option" on "MASK ROM ORDER CONFIRMATION FORM." |

1. Dec., 1999

## Corrections and Supplementary Explanation for "7702/7703 Group User's Manual" (REV. B) No. 2

|   | Page                                            | Error                                                                                                                                                          | Correction                                                                                                                                                                                                                                                                                          |
|---|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| * | P10-4<br>Last 3 lines<br>before " <b>Note</b> " | (Note) after ••• MSB becomes "0." For interrupts not to be accepted, •••                                                                                       | (Note) ••• MSB becomes "0." (When the level sense of an INTi interrupt is used, an interrupt request is not retained. Therefore, if the level at the INTi pin is invalid when the watchdog timer's MSB becomes "0," the interrupt request is not accepted.)  For interrupts not to be accepted, ••• |
| * | P21-43<br>5. Processing<br>of ports             | <software protection="">     For ports in ••• or not.     For ports in •••, periodically set the port Pi register.     Set the port Pi ••• periods.</software> | <software protection=""> <ul> <li>For ports in ••• or not.</li> <li>For ports in •••, periodically set (Note) the port Pi register.</li> <li>Set (Note) the port Pi ••• periods.</li> </ul> Note: Be sure to use the LDM or STA instruction for the above rewriting.</software>                     |